

Approved by AICTE, New Delhi

Academic year 2023-2024 (Odd Sem)

### DEPARTMENT OF

### **ELECTRONICS & COMMUNICATION ENGINEERING**

| Date        | 21st NOVEMBER 2023 | Maximum Marks | 50     |
|-------------|--------------------|---------------|--------|
| Course Code | EC113AT            | Duration      | 90 Min |
| Sem         | I Semester         | Test-1        |        |
|             | CIPLES OF ELECTRON |               | 3      |

| Sl.        | Questions                                                                                                                                                                                                                                                                                                                                                                                                                    | M | BT | СО |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----|----|
| No.<br>1a. | Draw the Input and output characteristics of a Common Emitter                                                                                                                                                                                                                                                                                                                                                                | 6 | 2  | 1  |
| b.         | configuration and explain the three regions of a bipolar junction transistor.  List any four differences between Avalanche and Zener breakdown.                                                                                                                                                                                                                                                                              | 4 | 2  | 2  |
| 2a.        | In a Zener regulator circuit, Design the value of R so that circuit performs satisfactorily under all the given conditions. Given Pd(max) =6W   Izmin =5mA, Vz=12V   Vin varies from 14V to 24V   R <sub>L</sub> varies from 500Ω to 1KΩ.                                                                                                                                                                                    | 6 | 3  | 3  |
| b.         | Draw the block diagram of a regulated DC power supply and explain the                                                                                                                                                                                                                                                                                                                                                        | 4 | 1  | 2  |
| 3a.        | A full wave bridge rectifier is supplied from the secondary of a transformer, whose primary is connected to 200sin314t main supply. The output of the rectifier is connected to a load resistance of 220Ω in parallel with a capacitor filter C. Calculate the value of C required so that the ripple factor is 3%. Also determine:  i) The dc output voltage  ii) The peak to peak ripple voltage  iii) The load regulation | 6 | 3  | 3  |
| b.         | An amplifier having a power gain of 17dB delivers a power output of 40W to a load of $1K\Omega$ . Calculate i) the input power needed and ii) the input voltage needed, if the voltage gain of the amplifier is 38dB.                                                                                                                                                                                                        | 4 | 2  | 1  |
| 4a.        | Draw the circuit of a full wave bridge rectifier with filter circuit and explain its operation. Also sketch the waveform of the voltage across the load.                                                                                                                                                                                                                                                                     | 6 | 2  | 3  |
| b.         | Three amplifier stages are cascaded with individual gains 10dB,10dB and 2 dB respectively. The input to the third stage is 10V.Find  i) Overall gain in dB  ii) Calculate the input and output voltages of the cascaded three stage amplifier.                                                                                                                                                                               | 4 | 2  | 2  |

RV Educational Institutions \*
RV College of Engineering \*

Autonomous Institution Affiliated to Visvesvaraya Technological University, Balagavi Approved by AIGTE, New Delhi

Academic year 2023-2024 (Odd Sem)

| 5a. | Draw the circuit diagram of a single stage RC coupled amplifier. With the help of frequency response, discuss the effect of capacitors in each region. | 6 | 1 | 1 |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|
| b.  | Explain the working principle of LED and Photodiode.                                                                                                   | 4 | 1 | 2 |

BT-Blooms Taxonomy, CO-Course Outcomes, M-Marks CO1 CO2 CO3 CO4 L5 Particulars L4 L6 L2 Marks 24 12 Max 16 16 18 14 Test Distribution Marks

\*\*\*\*\*\*\*

THE PLANE

- 5

WEST

Fu

summer institutions Conege of Engineering American members Ambered to Viscous variety Technological University, Belagavi

ER! COOL

ţa.

tembe

Approved by A)CTE. New Delhi

Academic year 2023-2024 (Odd Sem)

### DEPARTMENT OF ELECTRONICS & COMMUNICATION ENGINEERING

| The state of the s |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--|
| 28Th DECEMBER 2023                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Maximum Marks ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 50               |  |  |
| EC113AT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Duration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 90 Min           |  |  |
| I Semester                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | A STATE OF THE PARTY OF THE PAR |                  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | EC113AT<br>I Semester                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | EC113AT Duration |  |  |

| SI.<br>No. | Questions                                                                                                                                                                                                                                                                                                                                                   | М                                                                                                                                                            | ВТ    | CO  |  |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|--|
| M.         | Explain the operation of RC phase shift oscillator with a neat diagram and also mention the gain equation.                                                                                                                                                                                                                                                  | 6 2 2                                                                                                                                                        |       |     |  |
| 14.        | Prove that the stability of the gain of an amplifier improves with negative feedback by a factor (1+A $\beta$ ) where A is the open loop gain of the amplifier and $\beta$ is the feedback factor.                                                                                                                                                          | ove that the stability of the gain of an amplifier improves with negative 4 3 edback by a factor (1+Aβ) where A is the open loop gain of the amplifier and β |       |     |  |
| 34.        | An amplifier has a gain of 50 dB. Bandwidth of 250KHz, distortion of 12%, an input impedance of $30K\Omega$ , and an output impedance of $2K\Omega$ . If the voltage series negative feedback of 2.9% is given to this amplifier, calculate the gain, input impedance, output impedance, bandwidth, and distortion of the amplifier with negative feedback. | 6                                                                                                                                                            | 6 2 3 |     |  |
| K.         | Write any eight practical characteristics of an op-amp.                                                                                                                                                                                                                                                                                                     | 4                                                                                                                                                            | 1     | 1   |  |
| 18.<br>3x. | Design a summer circuit using 2 ideal op amp $V_0 = 2V_1 - 4V_2 + 6V_3 - 3V_4$ , where $V_1$ , $V_2$ , $V_3$ , and $V_4$ are the inputs. Assume the value of $R_f = 10K\Omega$ .                                                                                                                                                                            | 6                                                                                                                                                            | 4     | 4   |  |
| <b>y</b> . | Draw the circuit of an inverting amplifier and explain the working of the same and derive the equation for output voltage.                                                                                                                                                                                                                                  | 4                                                                                                                                                            | 3     | 3   |  |
| 36.        | Write the truth table for SUM and CARRYOUT of a full adder. From the truth table, obtain the logic expressions for the same and then realize the full adder using 2 half adders.                                                                                                                                                                            | 6                                                                                                                                                            | 3     | 3   |  |
| <b>X</b> . | Convert the following Numbers  i) (770) <sub>8</sub> to Hexadecimal  ii) (10.11) <sub>2</sub> to Decimal                                                                                                                                                                                                                                                    | 4                                                                                                                                                            |       | 2 2 |  |
| 5á.        | Simplify the logic expression using K map and implement the logic circuit using NAND Gate. $F(A, B, C, D) = \sum m(0,2,5,7,8,10,13,15)$                                                                                                                                                                                                                     | 6                                                                                                                                                            |       | 4 3 |  |
| Js.        | Simplify the following expressions and realize using Basic gates:<br>i. $Y = AB + ABC + \bar{A}B + A\bar{B}C$<br>ii. $Y = XYZ + YZ + \bar{Z}$                                                                                                                                                                                                               | 4                                                                                                                                                            |       | 2 2 |  |

| Marks        | Parti | culars       |   |    |    | CO4 |   |    |    | L4 | L.5 | L6 |
|--------------|-------|--------------|---|----|----|-----|---|----|----|----|-----|----|
| Distribution | Test  | Max<br>Marks | 4 | 18 | 22 | 6   | 4 | 20 | 14 | 12 |     |    |



Approved by AICTE, New Delhi

Academic year 2023-2024 (Odd Sem)

#### DEPART MENT OF

#### **ELECTRONICS & COMMUNICATION ENGINEERING**

| Date                                  | 23 Jan 2024                       | Maximum Marks | 50      |  |  |
|---------------------------------------|-----------------------------------|---------------|---------|--|--|
| Course Code                           | EC113AT                           | Duration      | 90 Mins |  |  |
| Sem                                   | I Semester CIE 3-Improvement Test |               |         |  |  |
| PRINCIPLES OF ELECTRONICS ENGINEERING |                                   |               |         |  |  |

#### Sl.No **OUESTION** M BT CO 1 a. Explain the working of each block in Superheterodyne receiver. 6 1 2 b. Sinusoidal carrier signal of frequency 1MHz, amplifier 4V and power of 1KW is amplitude modulated by a sinusoidal signal with a frequency of 10KHz. The depth of modulation is 70%. Determine (a) side band frequencies (b) 4 3 Bandwidth (c) Total Power of modulated wave (d) Amplitude of the side bands. 2 a. Draw the block diagram of digital communication system and explain each 3 1 6 4 3 3 b. List any four needs for modulation. 3 a. Calculate fm, fc, Vc, m, bandwidth and P<sub>t</sub> for the amplitude modulated wave 3 given by $S(t) = 20[1+0.6\sin 3140]\sin 31.4*10^6t$ with $P_c = 2kW$ . 4 2 1 b. List any 4 differences between AM and FM. 4 a. With a block diagram of computer system explain the salient features of 5 3 microprocessor. 5 3 1 b. Differentiate RISC and CISC architecture. Explain and list the differences of the following: 5 5 3 1 Harvard and Von- Neumann architecture. i. 5 2 ii. Microprocessor and microcontroller.

| Marks        | Parti | culars       | CO1 | CO2 | CO3 | CO4 | L1 | L2 | L3 | L4 | L5 | L6 |
|--------------|-------|--------------|-----|-----|-----|-----|----|----|----|----|----|----|
| Distribution | Test  | Max<br>Marks | 25  | 11  | 14  | -   | 6  | 14 | 30 | 1  | 1  | -  |



Approved by AICTE, New Delhi

#### DEPARTMENT OF ELECTRONICS & COMMUNICATION ENGINEERING

**Test 3- Improvement Test** 

**Course Code: EC113AT** 

**Course Title: Principles of Electronics Engineering** 

**Semester: I** 

#### **SCHEME & SOLUTION**

| Sl.No | Solution with Mark split-up                                                                                | Marks    |
|-------|------------------------------------------------------------------------------------------------------------|----------|
|       |                                                                                                            | allotted |
| 1a.   | RF Amplifier & tuning  Local Oscillator                                                                    | 6        |
|       | Diagram-2M Explanation 4M                                                                                  |          |
| b.    | Explanation-4M  a) $f_{USB} = 1.01MHz$                                                                     | 4        |
|       | $f_{LSB} = 990 \text{kHz}$ (1M)                                                                            |          |
|       | b) $BW = 2f_m = 2 \times 10kHz = 20kHz$ (1M)                                                               |          |
|       | c) $Pt = 1.245 \text{kW}$ (1M)                                                                             |          |
|       | d) Amplitude of side bands $= \frac{\text{MVc}}{2} = \frac{(0.7)(4)}{2} \qquad(1\text{M})$ $= 1.4\text{V}$ |          |
|       |                                                                                                            |          |



Approved by AICTE, New Delhi

#### DEPARTMENT OF ELECTRONICS & COMMUNICATION ENGINEERING





Approved by AICTE, New Delhi

#### DEPARTMENT OF ELECTRONICS & COMMUNICATION ENGINEERING

|        | Susceptible to noise                                                            | More immune to noise            |   |
|--------|---------------------------------------------------------------------------------|---------------------------------|---|
|        | Range:                                                                          | Range:                          |   |
|        | 500KHz to 3MHz                                                                  | 88MHz to 108M Hz                |   |
|        | AM covers long distances                                                        | FM covers short distance        |   |
|        | Propagation is by ground waves and sky waves                                    | Propagation is by space waves   |   |
|        | Requires less complex and less expensive equipment                              | Requires more complex equipment |   |
|        |                                                                                 |                                 |   |
| 4a.    | Monitor Printer  Modem                                                          | , cache,                        | 5 |
| I<br>C | Core/CPU/ALU<br>Address bus<br>Data bus<br>Control signals<br><b>Diagram-1M</b> |                                 |   |



Approved by AICTE, New Delhi

### **DEPARTMENT OF ELECTRONICS & COMMUNICATION ENGINEERING**

| b | CISC                                                                                                                                                                                                                                                                                               | RIS                                                                                                                                 | С                                                                                                                              | CISC                                                                                                                                                                                                                                                                      | RISC                                                                                                                                                                                                                                                                                                        | 5 |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Ü | More number of                                                                                                                                                                                                                                                                                     | • Lesser no. o                                                                                                                      | f instructions.                                                                                                                | Code density is more.                                                                                                                                                                                                                                                     | <ul> <li>Code density is less.</li> </ul>                                                                                                                                                                                                                                                                   |   |
|   | instructions Instructions are complex to understand. Hardware support for many instructions (More silicon Usage) A programmer can achieve the desired functionality with a single instruction which in turn provides the effect of using more simpler single instructions in RISC Clock cycles per | Instruction understand     Software su instruction:     (Less silicon Programmer ne code to execut instructions are     Clock cycle | s are Easier to  pport for many s/operations.  n usage) eds to write more e a task since the simpler ones s per (CPI) is less. | <ul> <li>Less number of registers.</li> <li>Memory to memory operations are supported.</li> <li>Load &amp; store operations in a instruction</li> <li>More number of addressing modes.</li> <li>Variable length instructions.</li> <li>Design of Pipelining is</li> </ul> | <ul> <li>More number of registers.</li> <li>No memory to memory operations are supported. Load &amp; store operations not in a instruction (So called as load-store architecture)</li> <li>Less number of addressing modes.</li> <li>Fixed length instructions.</li> <li>Design of Pipelining is</li> </ul> |   |
|   |                                                                                                                                                                                                                                                                                                    |                                                                                                                                     |                                                                                                                                | Complex.                                                                                                                                                                                                                                                                  | easier.                                                                                                                                                                                                                                                                                                     |   |
| 5 | Harvard and Von Neu                                                                                                                                                                                                                                                                                | mann arc                                                                                                                            | hitecture.                                                                                                                     |                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                             | 5 |
|   | It uses single memory space for instructions and data.                                                                                                                                                                                                                                             | or both                                                                                                                             | It has separate memory                                                                                                         | e program memory and data                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                             |   |
|   | It is not possible to fetch instru<br>and data                                                                                                                                                                                                                                                     | oction code                                                                                                                         | Instruction cod                                                                                                                | e and data can be fetched                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                             |   |
|   | Execution of instruction takes machine cycle                                                                                                                                                                                                                                                       | more                                                                                                                                | Execution of in                                                                                                                | struction takes less machine                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                             |   |
|   | Uses CISC architecture                                                                                                                                                                                                                                                                             |                                                                                                                                     | Uses RISC arc                                                                                                                  | hitecture                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                             |   |
|   | Instruction pre-fetching is a ma                                                                                                                                                                                                                                                                   | ain feature                                                                                                                         | Instruction par                                                                                                                | allelism is a main feature                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                             |   |
|   | Also known as control flow or o                                                                                                                                                                                                                                                                    | control driven                                                                                                                      | Also known as data flow or data driven computers                                                                               |                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                             |   |
|   | Simplifies the chip design because of single memory space                                                                                                                                                                                                                                          |                                                                                                                                     | Chip design is complex due to separate memory space                                                                            |                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                             |   |
|   |                                                                                                                                                                                                                                                                                                    |                                                                                                                                     |                                                                                                                                |                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                             |   |
|   | Eg. 8085, 8086, MC6800                                                                                                                                                                                                                                                                             |                                                                                                                                     | Eg. General po<br>DSP chips etc.                                                                                               | urpose microcontrollers, special                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                             |   |



Approved by AICTE, New Delhi

#### DEPARTMENT OF ELECTRONICS & COMMUNICATION ENGINEERING

| MP                                                                                                                                                                                                                           |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>A silicon chip representing a<br/>Central Processing Unit (CPU),<br/>which is capable of performing<br/>arithmetic as well as logical<br/>operations according to a pre-<br/>defined set of Instructions</li> </ul> |
| • It is a dependent unit. It                                                                                                                                                                                                 |

- requires the combination of other chips like Timers, Program and data memory chips, Interrupt controllers etc. for functioning
- integrated chip that contains a RAM, On Chip ROM/FLASH memory for program storage, Timer and Interrupt control units and dedicated I/O ports.
- It is a self contained unit and it doesn't require external Interrupt Controller, Timer, UART etc. for its functioning
- A microcontroller is a highly Doesn't contain a built in I/O port. The I/O Port functionality needs to be implemented with the help Programmable Peripheral Interface Chips like 8255.
  - Targeted for high end market performance where important
  - Most of the time general purpose design in operation
  - Limited power saving options
     Includes lot of power saving
- Most of the controllers contain multiple built-in I/O ports which can be operated as a single 8 or 16 or 32 bit Port or as individual port pins
- Targeted for embedded market where performance is not so critical (At present this demarcation is invalid)
- Mostly application oriented or domain specific

#### Signature of course handling faculty

- 1. Prof. Sowmya Nag K
- 2. Prof. S Praveen
- 3. Dr. Saba Fahreen N S
- 4. Prof. Sindhu Rajendran
- 5. Dr. Avik Banerjee

# EC113AT / 22ES14C / 22ES24C

| USN 1 R V 2 3 C 0 0 4 2 |     |     |   |   |   | - | 1 |   |   | 1000 |
|-------------------------|-----|-----|---|---|---|---|---|---|---|------|
|                         | USN | 1 R | 1 | 2 | 3 | C | 0 | 0 | 4 | 2    |

# RV COLLEGE OF ENGINEERING®

(An Autonomous Institution affiliated to VTU)

I / II Semester B. E. Regular / Supplementary Examinations Feb-2024 PRINCIPLES OF ELECTRONICS ENGINEERING

Maximum Marks: 100 Time: 03 Hours

Instructions to candidates: 1. Answer all questions from Part A. Part A questions should be answered in first three pages of the answer book only.

2. Answer FIVE full questions from Part B. In Part B question number 2 is compulsory. Answer any one full question from 3 and 4, 5 and 6, 7 and 8 & 9 and 10.

#### PART-A

| 1 | 1.1  | In a regulated DC power supply the output voltage drops from 14V to                                                                              |    |
|---|------|--------------------------------------------------------------------------------------------------------------------------------------------------|----|
|   |      | 13.6V when the load current increases from no load to full load. The load                                                                        | 01 |
|   | 1.2  | regulation is%. The NPN transistor has $I_{CO} = 2nA$ , $I_{E} = 0$ , $V_{CE} = 4V$ and $I_{C} = 0.3\mu A$ . The                                 |    |
|   |      | value of $\beta =$                                                                                                                               | 01 |
|   | 1.3  | The power gain of an amplifier is $20dB$ . The input power required to obtain an output power of $100W = $                                       | 01 |
|   | 1.4  | In a NPN transistor if emitter base junction is forward biased and the collecter base junction is forward biased, then the transistor is working | 01 |
|   |      | in region.  The lower cut off frequency of an RC coupled amplifier is 300Hz. It has a                                                            | UI |
|   | 1.5  | voltage gain of 65 at 300Hz. The mid frequency gain of the amplifier is                                                                          | 01 |
|   | 1.6  | An amplifier having open loop gain of 60dB and closed loop gain of 40dB.                                                                         | 01 |
|   | 1.0  | The amount of feedback in dB is                                                                                                                  | 01 |
|   | 1.7  | The main advantage of using a piezo electric crystal in oscillator circuit                                                                       |    |
|   |      | is to obtain                                                                                                                                     | 01 |
|   | 1.8  | An op-amp has a differential gain of 86dB and common mode gain of                                                                                |    |
|   |      | 20dB. The CMRR in dB is                                                                                                                          | 01 |
|   | 1.9  | Output impedance by applying negative feedback.                                                                                                  | 01 |
|   | 1.10 | Convert $(536)8 = Hexadecimal()16$ .                                                                                                             | 01 |
|   | 1.11 | Find the right hand side of the Boolean expression $AB + AC + BC = $                                                                             | 01 |
|   | 1.12 | The minimum number of NAND gates required to realize XOR gates is                                                                                |    |
|   |      | G + H (CEPA)16 to binom                                                                                                                          | 01 |
|   | 1.13 | Convert the given number (6FE4)16 to binary.                                                                                                     | 01 |
|   | 1.14 | An audio signal of $2kHz$ is used to amplitude modulate the carrier of $600kHz$ . The bandwidth required is                                      | 01 |
|   | 1.15 | The value of intermediate frequency in super heterodyne receiver is                                                                              | 01 |
|   | 1.10 | The value of intermediate requestly in super receiver is                                                                                         | 01 |
|   | 1.16 | Given the modulation indices as $m1 = 0.4$ , $m2 = 0.3$ and $m3 = 0.5$ .                                                                         | 01 |
|   |      | Calculate the total modulation index.                                                                                                            | 01 |
|   | 1.17 | The total power of an AM transmitter is 2400W and carrier power is                                                                               |    |
|   |      | 2000W. The modulation index of an AM transmitter is%.                                                                                            | 01 |

|      | Wight applied is more, its resistance                                    | 115 |
|------|--------------------------------------------------------------------------|-----|
| 1.18 | In LDR sensor, if the intensity of light applied is more, its resistance | 01  |
|      | value                                                                    |     |
| 1.19 | The principle of operation of any                                        | 01  |
|      | What kind of waves does the Ultrasonic Sensor work on?                   | 01  |
| 1.20 | What kind of waves does the                                              | 1   |

#### PART-B

| 2 | a      | Draw the block diagram of a DC power supply and explain the function                                                                                                                                                                                                                               | A 800 |
|---|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 2 | b      | of each block. Design the Zener Regulator for the given specifications: $V_{in}$ varies from $12V$ to $18V$ $R_L$ varies from $100\Omega$ to $1K\Omega$ $V_Z = 6V$                                                                                                                                 | 04    |
|   | c      | $I_z(\min) = 6mA$ $P_d(\max) = 1164mW$ Draw the circuit diagram of a single stage RC coupled amplifier. With the help of frequency response, discuss the effect of capacitors in each                                                                                                              | 06    |
|   |        | region.                                                                                                                                                                                                                                                                                            | 06    |
| 3 | a<br>b | Draw the circuit of a non-inverting amplifier using an $op-amp$ and derive the expression for the gain of non-inverting amplifier.  An amplifier has a gain of $60dB$ , bandwidth of $30kHz$ , distortion of 15%, input impedance of $5K\Omega$ and an output impedance of $1K\Omega$ . If voltage | 06    |
|   |        | series negative feedback of 3.9% is given to the amplifier, calculate the gain, input impedance, output impedance, amount of feedback, bandwidth and distortion of the amplifier with negative feedback.  List two conditions for Barkhausen criteria and draw the circuit for                     | 06    |
|   | c      | RC phase shift oscillator. Determine the frequency of oscillations given $R = 450\Omega$ and $C = 0.2\mu F$ .                                                                                                                                                                                      | 04    |
|   | a      | Draw the circuit of an integrator using an op-amp and derive the expression for the output voltage.                                                                                                                                                                                                | 04    |
|   | b      | Mention six advantages of negative feedback. Also prove that gain stability of an amplifier with negative feedback improves by a factor of $(1 + A\beta)$ compared to that of the amplifier without feedback, where A is                                                                           | 06    |
|   | c      | open loop gain and β is the feedback factor.  Determine the output voltage for the circuit shown in Fig. 4.c                                                                                                                                                                                       |       |
|   |        |                                                                                                                                                                                                                                                                                                    |       |
| 1 |        | Fig. 4.c                                                                                                                                                                                                                                                                                           | 0     |
|   | a<br>b | State and prove Demorgan's theorem.  Write the truth table for "SUM" and "CARRYOUT" of a full adder. From these                                                                                                                                                                                    | 0-    |
|   |        | truth table, obtain the logic expressions for them. From these expressions, realize the full adder using logic gates.                                                                                                                                                                              | 0     |

|     | c      | Perform the following:  i) Convert the number (5062) <sub>10</sub> to the binary system.  ii) Convert (380) <sub>10</sub> to the hexadecimal number system.  iii) Convert the binary number (11001011) <sub>2</sub> to the decimal number system. | 00 |
|-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|     |        | OR                                                                                                                                                                                                                                                |    |
| 5   | a      | Write the logic circuit for EX - OR gate and realize it using minimum number of NOR gates.                                                                                                                                                        | 04 |
|     | b      | Draw the truth table for "SUM" and CARRIOUT the truth table, obtain the logic expressions and realize the half adder                                                                                                                              | 06 |
|     | c      | using only NAND gates.<br>$Y(a,b,c,d) = \Sigma(4,6,12,13,14,5,7,10)$ simplify the above suing K-map and realize Y using basic gates.                                                                                                              | 06 |
|     | N 31   | M and FM                                                                                                                                                                                                                                          | 04 |
| 7   | a<br>b | Draw the block diagram of digital communication system and the function of each block.                                                                                                                                                            | 06 |
|     | С      | $V_{AM}(t) = 50(1 + 0.6\cos 12560t)\sin 628 \times 10^4 t$ , determine:<br>i) The sideband frequencies.                                                                                                                                           |    |
|     |        | ii) Modulation index and bandwidth. iii) The total power in the AM wave given the carrier power is 2KW.                                                                                                                                           | 06 |
|     |        | OR                                                                                                                                                                                                                                                |    |
| 8   | a      | Write any four differences between RISC and CISC.                                                                                                                                                                                                 | 04 |
|     | b      | With the help of a block diagram representation, describe Super                                                                                                                                                                                   | 06 |
|     | c      | In an AM signal, $S(t) = 50(1 + 0.5 \sin 12560t) \sin 31.4 \times 10^5 t$ , find the total power, sideband frequencies, power in each sideband, if the load impedance is $50\Omega$ . Also sketch the frequency spectrum and indicate the         |    |
|     |        | values.                                                                                                                                                                                                                                           | 06 |
| 0   |        | List any four differences between sensor and transducer.                                                                                                                                                                                          | 04 |
| 9   | a<br>b | Explain the working of Ultrasonic sensor and mention any two                                                                                                                                                                                      | 06 |
|     | C      | applications of Ultrasonic sensor.  With a neat diagram explain the working of Hall effect transducer.                                                                                                                                            | 06 |
|     |        | OR                                                                                                                                                                                                                                                |    |
| 10  | a      | Explain the working of LVDT considering all the three cases.                                                                                                                                                                                      | 08 |
| 133 | b      | Explain the following:  i) Humidity sensor                                                                                                                                                                                                        |    |
| 1   |        | ii) LDR.                                                                                                                                                                                                                                          | 08 |